|
My Project
v0.0.16
|


Entities | |
| RTL | architecture |
Libraries | |
| IEEE | |
Use Clauses | |
| STD_LOGIC_1164 | |
| NUMERIC_STD | |
Generics | |
| EXAMPLE_SIMULATION | integer := 0 |
| STABLE_CLOCK_PERIOD | integer range 4 to 250 := 8 |
| RETRY_COUNTER_BITWIDTH | integer range 2 to 8 := 8 |
| TX_QPLL_USED | boolean := False |
| RX_QPLL_USED | boolean := False |
| PHASE_ALIGNMENT_MANUAL | boolean := True |
Ports | |
| STABLE_CLOCK | in STD_LOGIC |
| TXUSERCLK | in STD_LOGIC |
| SOFT_RESET | in STD_LOGIC |
| QPLLREFCLKLOST | in STD_LOGIC |
| CPLLREFCLKLOST | in STD_LOGIC |
| QPLLLOCK | in STD_LOGIC |
| CPLLLOCK | in STD_LOGIC |
| TXRESETDONE | in STD_LOGIC |
| MMCM_LOCK | in STD_LOGIC |
| GTTXRESET | out STD_LOGIC |
| MMCM_RESET | out STD_LOGIC := ' 1 ' |
| QPLL_RESET | out STD_LOGIC := ' 0 ' |
| CPLL_RESET | out STD_LOGIC := ' 0 ' |
| TX_FSM_RESET_DONE | out STD_LOGIC |
| TXUSERRDY | out STD_LOGIC := ' 0 ' |
| RUN_PHALIGNMENT | out STD_LOGIC := ' 0 ' |
| RESET_PHALIGNMENT | out STD_LOGIC := ' 0 ' |
| PHALIGNMENT_DONE | in STD_LOGIC |
| RETRY_COUNTER | out STD_LOGIC_VECTOR ( RETRY_COUNTER_BITWIDTH - 1 downto 0 ) := ( others = > ' 0 ' ) |
|
Port |
|
Port |
|
Port |
|
Generic |
|
Port |
|
Library |
|
Port |
|
Port |
|
Package |
|
Port |
|
Generic |
|
Port |
|
Port |
|
Port |
|
Port |
|
Port |
|
Generic |
|
Port |
|
Generic |
|
Port |
|
Port |
|
Generic |
|
Package |
|
Port |
|
Generic |
|
Port |
|
Port |
|
Port |
1.8.13