My Project  v0.0.16
Generics | Ports | Libraries | Use Clauses
CON_2Quads_6g4_TX_STARTUP_FSM Entity Reference
Inheritance diagram for CON_2Quads_6g4_TX_STARTUP_FSM:
Inheritance graph
[legend]
Collaboration diagram for CON_2Quads_6g4_TX_STARTUP_FSM:
Collaboration graph
[legend]

Entities

RTL  architecture
 

Libraries

IEEE 

Use Clauses

STD_LOGIC_1164 
NUMERIC_STD 

Generics

EXAMPLE_SIMULATION  integer := 0
STABLE_CLOCK_PERIOD  integer range 4 to 250 := 8
RETRY_COUNTER_BITWIDTH  integer range 2 to 8 := 8
TX_QPLL_USED  boolean := False
RX_QPLL_USED  boolean := False
PHASE_ALIGNMENT_MANUAL  boolean := True

Ports

STABLE_CLOCK   in STD_LOGIC
TXUSERCLK   in STD_LOGIC
SOFT_RESET   in STD_LOGIC
QPLLREFCLKLOST   in STD_LOGIC
CPLLREFCLKLOST   in STD_LOGIC
QPLLLOCK   in STD_LOGIC
CPLLLOCK   in STD_LOGIC
TXRESETDONE   in STD_LOGIC
MMCM_LOCK   in STD_LOGIC
GTTXRESET   out STD_LOGIC
MMCM_RESET   out STD_LOGIC := ' 1 '
QPLL_RESET   out STD_LOGIC := ' 0 '
CPLL_RESET   out STD_LOGIC := ' 0 '
TX_FSM_RESET_DONE   out STD_LOGIC
TXUSERRDY   out STD_LOGIC := ' 0 '
RUN_PHALIGNMENT   out STD_LOGIC := ' 0 '
RESET_PHALIGNMENT   out STD_LOGIC := ' 0 '
PHALIGNMENT_DONE   in STD_LOGIC
RETRY_COUNTER   out STD_LOGIC_VECTOR ( RETRY_COUNTER_BITWIDTH - 1 downto 0 ) := ( others = > ' 0 ' )

Member Data Documentation

◆ CPLL_RESET

CPLL_RESET out STD_LOGIC := ' 0 '
Port

◆ CPLLLOCK

CPLLLOCK in STD_LOGIC
Port

◆ CPLLREFCLKLOST

CPLLREFCLKLOST in STD_LOGIC
Port

◆ EXAMPLE_SIMULATION

EXAMPLE_SIMULATION integer := 0
Generic

◆ GTTXRESET

GTTXRESET out STD_LOGIC
Port

◆ IEEE

IEEE
Library

◆ MMCM_LOCK

MMCM_LOCK in STD_LOGIC
Port

◆ MMCM_RESET

MMCM_RESET out STD_LOGIC := ' 1 '
Port

◆ NUMERIC_STD

NUMERIC_STD
Package

◆ PHALIGNMENT_DONE

PHALIGNMENT_DONE in STD_LOGIC
Port

◆ PHASE_ALIGNMENT_MANUAL

PHASE_ALIGNMENT_MANUAL boolean := True
Generic

◆ QPLL_RESET

QPLL_RESET out STD_LOGIC := ' 0 '
Port

◆ QPLLLOCK

QPLLLOCK in STD_LOGIC
Port

◆ QPLLREFCLKLOST

QPLLREFCLKLOST in STD_LOGIC
Port

◆ RESET_PHALIGNMENT

RESET_PHALIGNMENT out STD_LOGIC := ' 0 '
Port

◆ RETRY_COUNTER

RETRY_COUNTER out STD_LOGIC_VECTOR ( RETRY_COUNTER_BITWIDTH - 1 downto 0 ) := ( others = > ' 0 ' )
Port

◆ RETRY_COUNTER_BITWIDTH

RETRY_COUNTER_BITWIDTH integer range 2 to 8 := 8
Generic

◆ RUN_PHALIGNMENT

RUN_PHALIGNMENT out STD_LOGIC := ' 0 '
Port

◆ RX_QPLL_USED

RX_QPLL_USED boolean := False
Generic

◆ SOFT_RESET

SOFT_RESET in STD_LOGIC
Port

◆ STABLE_CLOCK

STABLE_CLOCK in STD_LOGIC
Port

◆ STABLE_CLOCK_PERIOD

STABLE_CLOCK_PERIOD integer range 4 to 250 := 8
Generic

◆ STD_LOGIC_1164

STD_LOGIC_1164
Package

◆ TX_FSM_RESET_DONE

TX_FSM_RESET_DONE out STD_LOGIC
Port

◆ TX_QPLL_USED

TX_QPLL_USED boolean := False
Generic

◆ TXRESETDONE

TXRESETDONE in STD_LOGIC
Port

◆ TXUSERCLK

TXUSERCLK in STD_LOGIC
Port

◆ TXUSERRDY

TXUSERRDY out STD_LOGIC := ' 0 '
Port

The documentation for this class was generated from the following file: