My Project
v0.0.16
|
Entities | |
RTL | architecture |
Libraries | |
IEEE |
Use Clauses | |
STD_LOGIC_1164 |
Generics | |
NUMBER_OF_LANES | integer range 1 to 32 := 4 |
MASTER_LANE_ID | integer range 0 to 31 := 0 |
Ports | |
STABLE_CLOCK | in STD_LOGIC |
RESET_PHALIGNMENT | in STD_LOGIC |
RUN_PHALIGNMENT | in STD_LOGIC |
PHASE_ALIGNMENT_DONE | out STD_LOGIC := ' 0 ' |
TXDLYSRESET | out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' ) |
TXDLYSRESETDONE | in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) |
TXPHINIT | out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' ) |
TXPHINITDONE | in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) |
TXPHALIGN | out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' ) |
TXPHALIGNDONE | in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) |
TXDLYEN | out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' ) |
|
Library |
|
Generic |
|
Generic |
|
Port |
|
Port |
|
Port |
|
Port |
|
Package |
|
Port |
|
Port |
|
Port |
|
Port |
|
Port |
|
Port |
|
Port |