My Project  v0.0.16
Generics | Ports | Libraries | Use Clauses
DSS_3Quads_11g2_TX_MANUAL_PHASE_ALIGN Entity Reference
Inheritance diagram for DSS_3Quads_11g2_TX_MANUAL_PHASE_ALIGN:
Inheritance graph
[legend]
Collaboration diagram for DSS_3Quads_11g2_TX_MANUAL_PHASE_ALIGN:
Collaboration graph
[legend]

Entities

RTL  architecture
 

Libraries

IEEE 

Use Clauses

STD_LOGIC_1164 

Generics

NUMBER_OF_LANES  integer range 1 to 32 := 4
MASTER_LANE_ID  integer range 0 to 31 := 0

Ports

STABLE_CLOCK   in STD_LOGIC
RESET_PHALIGNMENT   in STD_LOGIC
RUN_PHALIGNMENT   in STD_LOGIC
PHASE_ALIGNMENT_DONE   out STD_LOGIC := ' 0 '
TXDLYSRESET   out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
TXDLYSRESETDONE   in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
TXPHINIT   out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
TXPHINITDONE   in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
TXPHALIGN   out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
TXPHALIGNDONE   in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
TXDLYEN   out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )

Member Data Documentation

◆ IEEE

IEEE
Library

◆ MASTER_LANE_ID

MASTER_LANE_ID integer range 0 to 31 := 0
Generic

◆ NUMBER_OF_LANES

NUMBER_OF_LANES integer range 1 to 32 := 4
Generic

◆ PHASE_ALIGNMENT_DONE

PHASE_ALIGNMENT_DONE out STD_LOGIC := ' 0 '
Port

◆ RESET_PHALIGNMENT

RESET_PHALIGNMENT in STD_LOGIC
Port

◆ RUN_PHALIGNMENT

RUN_PHALIGNMENT in STD_LOGIC
Port

◆ STABLE_CLOCK

STABLE_CLOCK in STD_LOGIC
Port

◆ STD_LOGIC_1164

STD_LOGIC_1164
Package

◆ TXDLYEN

TXDLYEN out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
Port

◆ TXDLYSRESET

TXDLYSRESET out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
Port

◆ TXDLYSRESETDONE

TXDLYSRESETDONE in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
Port

◆ TXPHALIGN

TXPHALIGN out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
Port

◆ TXPHALIGNDONE

TXPHALIGNDONE in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
Port

◆ TXPHINIT

TXPHINIT out STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 ) := ( others = > ' 0 ' )
Port

◆ TXPHINITDONE

TXPHINITDONE in STD_LOGIC_VECTOR ( NUMBER_OF_LANES - 1 downto 0 )
Port

The documentation for this class was generated from the following file: