My Project  v0.0.16
Signals | Attributes | Processes | Instantiations
rtl Architecture Reference

Processes

synchro  ( data_clk , run_in )

Signals

pointer_addr  std_logic_vector ( DPRAM_ADDR_WIDTH - 1 downto 0 )
ram_index  unsigned ( DPRAM_ADDR_WIDTH - 1 downto 0 ) := ( others = > ' 0 ' )
eof  std_logic
run  std_logic
wen  std_logic

Attributes

keep  string
keep  run : signal is " true "

Instantiations

frame_sync  rx_framing_sync_logic <Entity rx_framing_sync_logic>
ram_pointer  rx_ram_pointer <Entity rx_ram_pointer>
dssram  ipbus_dpram <Entity ipbus_dpram>

Member Function Documentation

◆ synchro()

synchro (   data_clk ,
  run_in  
)
Process

Member Data Documentation

◆ dssram

dssram ipbus_dpram
Instantiation

◆ eof

eof std_logic
Signal

◆ frame_sync

frame_sync rx_framing_sync_logic
Instantiation

◆ keep [1/2]

keep string
Attribute

◆ keep [2/2]

keep run : signal is " true "
Attribute

◆ pointer_addr

pointer_addr std_logic_vector ( DPRAM_ADDR_WIDTH - 1 downto 0 )
Signal

◆ ram_index

ram_index unsigned ( DPRAM_ADDR_WIDTH - 1 downto 0 ) := ( others = > ' 0 ' )
Signal

◆ ram_pointer

ram_pointer rx_ram_pointer
Instantiation

◆ run

run std_logic
Signal

◆ wen

wen std_logic
Signal

The documentation for this class was generated from the following file: